题目/Title:An 800MS/s 100MHz BW Continuous-Time Pipeline ADC with Integrator-filter and Digital Reconstruction Algorithm
作者/Author:
Haiyi Chi, Huizhe Xuan, Yang Zhang, Xian Tang
会议/Conference:ICTA 2023
地点/Location:Hefei, China
年份/Issue Date:2023.27-29 Oct.
页码/pages:pp.67-69
摘要/Abstract:
This paper presents a two-stage continuous-time pipeline ADC with inherent anti-aliasing using Integrator-filter and digital reconstruction algorithm without dither injection. The proposed Integrator-filter exhibits better performance compared with the first-order and second-order low-pass filters, allowing larger inter-stage gain and dynamic range. Also, an algorithm without dither injection is presented to obtain the tap weights of the reconstruction filters. The presented ADC clocked at 800MHz achieves 79.4dB peak SNDR with 100MHz bandwidth in 65-nm CMOS and consumes 14.7 mW, resulting in a FOMs of 177.7dB.