Location:Home > Publications > Papers
【Publications】

题目/Title:A 10Gbps Half-Rate Digital Clock and Data Recovery Circuit for 60GHz Receiver in 65nm CMOS

作者/Author:刘治燃,宋政,李雨田,吴应航,池保勇
                        Zhiran Liu,Zheng Song,Yinghang Wu,Yutian Li,Baoyong Chi

会议/Conference:ICSICT 2016

地点/Location:Hangzhou, China

年份/Issue Date:2016.25-28 Oct.

页码/pages:

摘要/Abstract:
A half-rate digital clock and data recovery (CDR) circuit for 60GHz 10Gbps QPSK receiver in 65nm CMOS is presented. Analog blocks are replaced by digital equivalents to save power and area, reduce PVT variation and improves testability. Voltage-controlled oscillator (VCO) is replaced by phase interpolator (PI) which is controlled by digital control signals. Half-rate Bang-Bang phase detector (BBPD) is used to decrease the clock rate, thus, double edge-triggered sampler is needed in such multi-Gbps CDR. The CDR consumes 17.44mW with a supply voltage of 1.0V, and operates from 1.25Gbps to 6.4Gbps with a maximum clock frequency offset tolerance of 40 ppm.

全文/Full text:PDF