Location:Home > Publications > Papers
【Publications】

题目/Title:A 14b 200MHz power-efficient pipelined flash-SAR ADC

作者/Author:吴积方,李福乐,李玮韬,张春,王志华
                        Jifang Wu,Fule Li,Weitao Li,Chun Zhang,Zhihua Wang

会议/Conference:ICSICT 2014

地点/Location:Guilin, China

年份/Issue Date:2014.28-31 Oct.

页码/pages:pp. 1 - 3

摘要/Abstract:
This paper presents a 14-bit 200MHz power-efficient pipelined flash-SAR ADC. A 5-bit front-end without a dedicated sample-and-hold amplifier (SHA) is adopted in the first stage. A 10-bit flash-SAR ADC which is composed of a 3.5-bit flash ADC and a 7-bit asynchronous SAR ADC is used as the second stage. To achieve high performance with high power-efficiency in the proposed ADC, correlated level-shifting (CLS), range-scaling and capacitor sharing techniques are employed. The ADC is designed using a 65nm CMOS technology. Transient simulations with noise demonstrate that the ADC achieves a SNDR of 75.86 dB and a SFDR of 87.1 dB with an input frequency of 93.19MHz. The ADC core consumes 11.4 mW at a 1.2V supply voltage.

全文/Full text:PDF