Location:Home > Publications > Papers
【Publications】

题目/Title:A novel clock and data recovery scheme for 10Gbps source synchronous receiver in 65nm CMOS

作者/Author:黄柯,王自强,郑旭强,张春,王志华
                        Ke Huang,Ziqiang Wang,Xuqiang Zheng,Chun Zhang,Zhihua Wang

会议/Conference:MWSCAS 2012

地点/Location:Boise, Idaho, USA

年份/Issue Date:2012.5-8 Aug.

页码/pages:pp. 932 - 935

摘要/Abstract:
In this paper, a novel clock and data recovery scheme for 10Gbps source synchronous receiver is presented in 65nm CMOS technology, which includes the implementation of a quadrature clock generation circuit and a 10Gbps CDR circuit. The quadrature clock generation circuit is based on an open loop delay line, avoiding the design of the complex DLL or PLL loop which is often used in source synchronous links. The 10Gbps CDR is based on phase interpolator, and a novel clock and data recovery algorithm is proposed to reduce jitter of the recovered clock. The power consumption is 25mW under 1.2V power supply.

全文/Full text:PDF