Location:Home > Publications > Papers
【Publications】

题目/Title:A 10-mW 10-ENoB 1-GS/s Ring-Amp-Based Pipelined TI-SAR ADC With Split MDAC and Switched Reference Decoupling Capacitor

作者/Author:
                        Mingtao Zhan, Lu Jie, Yi Zhong, Nan Sun

期刊/Journal:IEEE Journal of Solid-State Circuits

年份/Issue Date:2023Dec.

卷(期)及页码/Volume(No.)&pages:Vol.58, No.12, pp.3576-3585

摘要/Abstract:

This article presents a 12-bit 1-GS/s ring-amp-based analog-to-digital converter (ADC) with a pipelined and time-interleaved successive approximation register (TI-SAR) hybrid architecture. This architecture utilizes backend time-interleaving for power and design complexity reduction while eliminating the sampling time skew. A ring amplifier (ring-amp) is used in this architecture to significantly reduce the power of residue amplification by about ten times over a prior work. A high-speed PVT-robust ring-amp with split input by splitting the multiplying DAC (MDAC) is proposed to guarantee the performance of the ring-amp under low supply voltage. To improve the power supply rejection ratio (PSRR) of the reference buffer and lower the reference noise without degrading the reference settling speed, a switched reference decoupling capacitor (de-cap) technique is proposed. Flash ADC and backend successive approximation register (SAR) ADCs are also optimized to meet the challenging power efficiency requirement. The ADC implemented in a 28-nm CMOS process achieves 62.5-dB SNDR for Nyquist input. The total power including the reference buffer is 10.6 mW, yielding a Schreier figure of merit ( FoMS ) of 169.2 dB.

全文/Full text:PDF