Location:Home > Publications > Papers
【Publications】

题目/Title:Design and Analysis of DTC-Free ΔΣ Bang-Bang Phase-Locked Loops

作者/Author:
                        Zixiang Wan,Woogeun Rhee,Zhihua Wang

会议/Conference:ISCAS 2021

地点/Location:Daegu, Korea

年份/Issue Date:2021.22-28 May

页码/pages:pp.1-4

摘要/Abstract:
This paper discusses different design aspects of the ΔΣ fractional-N bang-bang PLL (BBPLL) compared with conventional analog or digital fractional-N PLLs performing linear phase detection. Several in-band noise reduction methods without relying on a high-performance digital-to-time converter (DTC) are considered at the architecture-level. It is shown that two-stage topology, single-bit ΔΣ modulation, and phase-domain filtering methods can improve the in-band phase noise, which is different from the conventional PLLs. It is also shown that two-point modulation is superior to one-point modulation regardless of data rate when an overdamped BBPLL is employed for frequency modulation. By integrating those in-band noise reduction methods, we propose a DTC-free, calibration-free ΔΣ BBPLL architecture that achieves the inband noise of about -100dBc/Hz. Behavioral simulation results show that the in-band noise performance can be improved by nearly 40dB without having the DTC.

全文/Full text:PDF