Location:Home > Publications > Papers
【Publications】

题目/Title:A 0.8V Chopper Amplifier with 600mVpp Tolerance to Power-Line Interference for Neural Signal Acquisition

作者/Author:
                        Deng Luo,Milin Zhang,Zhihua Wang

会议/Conference:BioCAS 2019

地点/Location:Nara, Japan

年份/Issue Date:2019.17-19 Oct.

页码/pages:pp. 1 - 4

摘要/Abstract:
This paper proposes a chopper amplifier working under 0.8V supply voltage implemented in TSMC 0.18um CMOS technology, enabling a 2.02uW per channel, while preserving a good tolerance of power-line interference (PLI) up to 600mVpp, a THD of -65.5dB, and high robustness against the PVT, by implementing a common-mode cancellation loop (CMCL) based on a feedback loop, a new offset cancellation loop (OCL), and a new very-lower transconductance (VLT) OTA. The measured mid-band gain is 43.3dB with a high-pass cut-off of 1.2Hz and a low-pass cut-off of 17kHz. The measured integrated noise is 0.75uVrms and 4.8uVrms in the frequency band of 1 鈭?200Hz and 0.2 鈭?17kHz, respectively, leading to a power efficiency factor (PEF) of 8.4 and 4.05.

全文/Full text:PDF