题目/Title:A 2GSPS 6-bit Two-Channel-Interleaved Successive Approximation ADC
作者/Author:冯研,周礼兵,刘力源,李冬梅
Yan Feng,Libing Zhou,Liyuan Liu,Dongmei Li
会议/Conference:ICCIS 2013
地点/Location:Shiyan, Hubei, China
年份/Issue Date:2013.21-23 June
页码/pages:pp. 1640 - 1643
摘要/Abstract:
This paper presents a two channel interleaved 6-bit 2GS/s successive approximation (SA) analog-to-digital converter design. The proposed SAR-ADC employs different comparators for each stage, which eliminates digital control delay as in conventional design. Using small size of capacitor and pre amplified comparator, the sampling rate limitation has been broken up with which is only related to intrinsic delay of this circuit. Error correction technique and mismatch calibration relax the requirement of comparator which in end minimize power consumption. It achieves a peak SNDR of 31.8dB and 29.1dB, at 1.5GS/s and 2GS/s, consuming 9.13mW and 12.58mW with an
unit capacitance of 15fF.