Location:Home > Publications > Papers
【Publications】

题目/Title:A Cint-less type-II PLL with ΔΣ DAC based frequency acquisition and reduced quantization noise

作者/Author:
                        Zhuo Zhang,Xican Chen,Woogeun Rhee,Zhihua Wang

会议/Conference:A-SSCC 2012

地点/Location:Kobe, Japan

年份/Issue Date:2012.12-14 Nov.

页码/pages:pp. 301 - 304

摘要/Abstract:
This paper describes a type-II PLL architecture in which a large-area integral-path capacitor (Cint) is replaced with a ΔΣ DAC based frequency acquisition circuit. The proposed voltage-mode acquisition method provides inherent quantization noise suppression by the PLL loop filter. A 1.43-to-2.41GHz Cint-less PLL is implemented in 0.18μm CMOS where the DAC area is <;10% of the total area. The PLL achieves the in-band phase noise of -90dBc/Hz and the reference spur of -55dBc with 500kHz loop bandwidth.

全文/Full text:PDF