Location:Home > Publications > Papers
【Papers patents】

题目/Title:An 85-MHz-BW ASAR-Assisted CT 4-0 MASH ΔΣ Modulator With Background Half-Range Dithering-Based DAC Calibration in 28-nm CMOS

作者/Author:
                        Hui Liu,Xinpeng Xing,Georges G. E. Gielen

期刊/Journal:IEEE Transactions on Circuits and Systems I: Regular Papers

年份/Issue Date:2019Jul.

卷(期)及页码/Volume(No.)&pages:Vol.66, No.7, pp. 2405 - 2414

摘要/Abstract:
This paper presents a continuous-time 4-0 MASH 螖危 modulator with high power efficiency for wide-bandwidth wireless communication systems. An asynchronous successive approximation-register (ASAR) is used as the quantizer in the 螖危 modulator to reduce the power consumption and to cancel the comparator mismatch of the conventional flash quantizer. An on-chip background half-range dithering-based calibration technique is proposed to improve the multi-bit feedback digitalto-analog converter matching, with limited overhead cost in terms of power consumption and area. To alleviate the metastability error of the ASAR and to increase the bandwidth, a zero-order loop is added to further quantize the intrinsic quantization error of the ASAR. The design is fabricated in a 28-nm bulk CMOS process. Clocked at a frequency of 1.7 GHz, the modulator achieves 68.5-dB SNDR and 83.6-dB spurious-free dynamic range over an 85-MHz bandwidth, while consuming 23.9-mW power, leading to an excellent Walden figure-of-merit of 64.9 fJ/step and a Schreier figure-of-merit of 164 dB.

全文/Full text:PDF