题目/Title:A Low Power Up/Down Double-Data-Rate Counter for CMOS Image Sensors
作者/Author:
Jingwei Wei,Sheng Xu,Dongmei Li
会议/Conference:EDSSC 2019
地点/Location:Xi'an, China
年份/Issue Date:2019.12-14 June
页码/pages:pp. 1 - 3
摘要/Abstract:
A novel low power column level up/down double data-rate (DDR) counter for CMOS image sensors is proposed. To reduce the power consumption, a lowest bit circuit recording the parity information of the signal is designed. The proposed counter is suitable for the digital correlated double sampling operation. A 11-bit counter is realized with a 65nm CMOS process and the total power consumption in 500MHz clock is only 5.68 which is 80.6% compared to a traditional up/down DDR counter.