当前位置:网站首页 > 论文专利 > 论文
【论文专利】

题目/Title:A High-Speed analog front-end circuit used in a 12bit 1GSps Pipeline ADC

作者/Author:倪萌,李福乐,李玮韬,张春,王志华
                        Meng Ni,Fule Li,Weitao Li,Chun Zhang,Zhihua Wang

会议/Conference:ASICON 2015

地点/Location:Chengdu, China

年份/Issue Date:2015.3-6 Nov.

页码/pages:pp. 1 - 4

摘要/Abstract:
In this paper, a high speed analog front-end circuit used in a 12bit 1GSps pipeline ADC is presented, the circuit is composed of a high speed on-chip input buffer and a flip-around sample-and-hold (S/H) amplifier, by using N-well Electric potential bootstrapping technique, the circuit acquired a excellent performance at high input frequency. The entire circuit was designed in TSMC 65nm CMOS process. Transient simulation without noise shows that when work together with an embedded 12bit 1GSps A/D conversion core, the circuit achieves a SNDR of 81.93dB and a SFDR of 82.42dB with an input frequency of 57.6MHz, and when the input signal frequency increase to 476MHz, the circuit achieves a SNDR of 76.48dB and a SFDR of 76.8dB.

全文/Full text:PDF