当前位置:网站首页 > 论文专利 > 论文
【论文专利】

题目/Title:Research on high speed mixed-signal SoC verification based on NanoSim-VCS with a 4.8 Gb/s SerDes transmitter

作者/Author:袁帅,乌力吉,王自强,张向民,郑旭强
                        Shuai Yuan,Liji Wu,Ziqiang Wang,Xiangmin Zhang,Xuqiang Zheng

会议/Conference:ICSICT 2012

地点/Location:Xi'an, Chian

年份/Issue Date:2012.30 Oct.

页码/pages:

摘要/Abstract:
With the rapid development of semiconductor manufacturing technology, more and more analog and mixed-signal blocks are integrated into system-on-chip. In order to guarantee the products yield, complex full chip system verification before tape-out has been a bottle-neck in mixed-signal system design. This paper proposes a verification method for large mixed-signal SoC designs using Synopsys Discovery AMS platform based on NanoSim-VCS, which is used to verify TSH300, a 4.8Gbps 5+1-lane SerDes transmitter system in TSMC 65nm CMOS including both digital and analog modules. This method provides simulation with high accuracy and speed, especially much faster than traditional method in speed. The simulation time using this method is only about 15% of the period of the simulation based on traditional method. The feasibility and efficiency of this method has been verified in tape-out.

全文/Full text:PDF