当前位置:网站首页 > 论文专利 > 论文
【论文专利】

题目/Title:A Noise and Spur Reduction Technique for ΔΣ Fractional-N Bang-Bang PLLs with Embedded Phase Domain Filtering

作者/Author:
                        Xiaohua Huang,Kunnong Zeng,Woogeun Rhee,Zhihua Wang

会议/Conference:ISCAS 2019

地点/Location:Sapporo, Japan

年份/Issue Date:2019.26-29 May

页码/pages:pp. 1 - 4

摘要/Abstract:
This paper presents an effective way of noise and spur reduction in the design of 螖危 fractional-N bang-bang phase-locked loops (BBPLLs). An integer-N BBPLL based phase domain low pass filter (PDLPF) significantly suppresses the high frequency quantization noise of the 螖危 modulator in the feedback path, which mitigates phase folding effects of the bang-bang phase detector (BBPD). A 螖危 fractional-N BBPLL, combined with the PDLPF for deterministic jitter (DJ) reduction, is implemented in 65nm CMOS. Simulation results show that the proposed architecture achieves an in-band noise reduction of 27dB and a spur reduction of 23dB at 5GHz output with the PDLPF enabled.

全文/Full text:PDF