当前位置:网站首页 > 论文专利 > 论文
【论文专利】

题目/Title:A PSRR Enhancing Method for GRO TDC Based Clock Generation Systems

作者/Author:
                        Yutao Liu,Yizhi Han,Woogeun Rhee,Tae-Young Oh,Zhihua Wang

期刊/Journal:IEEE Transactions on Circuits and Systems I: Regular Papers

年份/Issue Date:2014Mar.

卷(期)及页码/Volume(No.)&pages:Vol.61, No.3, pp. 680 - 688

摘要/Abstract:
This paper discusses a supply noise sensitivity problem of the gated ring oscillator (GRO) based time-to-digital converter (TDC) in all-digital phase-locked loops (ADPLLs) and presents a power supply rejection ratio (PSRR) enhancing method. A replica supply noise monitoring circuit is designed to track supply noise and enable feed-forward error cancellation for high PSRR TDC design. A prototype ADPLL with the proposed self-monitored TDC is implemented in 65 nm CMOS to evaluate the supply noise sensitivity of the TDC in the frequency domain. Intermodulation spur generation problem due to noise coupling is also addressed and demonstrated in hardware. The experimental results show that the proposed method effectively suppresses supply noise induced spurs at the output of the ADPLL, achieving the PSRR of 27 dB and 38 dB with 1 MHz supply noise and 5 MHz intermodulation noise respectively.

全文/Full text:PDF